FPGA Design Engineer

25 Nov 2024

Vacancy expired!

Title: Principal FPGA Design Engineer Location: Lowell, MA Duration: 6 months+ Candidate must be onsite from day 1 at Lowell, MA . Candidate must work on our W2. No third-party candidates. Job Description: As a member of the client's FPGA engineering team in the Broadband Access product line, this role will be instrumental in the design, implementation and integration of RTL for Remote Phy (RxD) cable and Passive Optical Network (PON) products. They work as a multi-disciplinary engineering team on groundbreaking products that delivers high speed connectivity to communications companies around the world.Their engineers collaborate with peers across many engineering fields on the design of outstanding programmable logic based wireline solutions.Their FPGA Engineers participate with hardware, software, and test engineers in bring up, design verification test and end-to-end integration of the final product.As a key member of the advanced area of PON, we will look to you for developing digital interfaces in RxD products, supporting the hardware team on circuit board development, writing FPGA code and supporting thermal simulations/estimations in collaboration with mechanical and electrical engineering team members.Will be encouraged to work with the engineers from other client sites on joint designs and to share the best design practices and tools.Qualifications: Bachelor's degree in Electronic Engineering/ Computer Science with 12 years of proven experience OR Master's in Electronic Engineering / Computer Science and eight years of validated experience Expertise in implementing designs with Verilog &/ or VHDL languages and completing ASIC or FPGA Xilinx and/or Intel designs. Ability to find and correct bugs during simulation, lab and customer deployments as needed. Experience working in a revision-controlled (E.g. ClearCase) environment. Recent hands-on experience in successfully completing development from concept through production and field deployment in one or multiple FPGAs/ ASICs. Responsibility for key parts of the design with traffic management/ scheduling design experience a key advantage. Must Have: - Verilog/ VHDL Coding - FPGA or ASIC - Traffic Management or other communication coding- Data Communications or Telecom experienceNice to have: Communication sector experience or knowledge. Some experience in verification for example with System Verilog and Synopsys UVM. Ability to write scripts.Everest Consultants is an equal opportunity employer and does not discriminate on the basis of race, color, religion, sex, national origin, age, disability, or any other characteristic protected by applicable local, state or federal civil right laws.

  • ID: #23460524
  • State: Massachusetts Lowell 01851 Lowell USA
  • City: Lowell
  • Salary: Market
  • Job type: Contract
  • Showed: 2021-11-25
  • Deadline: 2022-01-23
  • Category: Et cetera